17.01.2013 Views

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

I- 12 Index<br />

PrcReqMax, mode bits 93, 113, 115, 121, 125, 164<br />

precise exceptions 15<br />

prediction, branch 374<br />

prediction, secondary cache, way 63<br />

prefetch instruction 25<br />

primary data cache, see also cache, primary data 9<br />

primary instruction cache, see also cache, primary instruction<br />

9<br />

Probe TLB for Matching Entry, instruction 285<br />

processor block read request protocol 113<br />

processor block write request 94<br />

protocol 117<br />

processor coherency data response 94<br />

protocol 139<br />

processor coherency state response protocol 138<br />

processor double/single/partial-word read request protocol<br />

115<br />

processor double/single/partial-word write request protocol<br />

119<br />

processor eliminate request protocol 123<br />

processor request 80, 86<br />

flow control protocol 125<br />

protocol 112<br />

processor response 80, 87<br />

protocols 137<br />

Processor Revision Identifier (PRId) register 255<br />

processor upgrade request 131<br />

protocol 121<br />

processor-specific instructions 26<br />

program order 13<br />

dynamic execution 13<br />

instruction completion 371<br />

instruction decoding 371<br />

instruction execution 371<br />

instruction fetching 371<br />

instruction graduation 371<br />

instruction issue 371<br />

protection<br />

ECC 173<br />

memory 328<br />

parity 173<br />

SECDED 173<br />

sparse encoding 173<br />

protocol<br />

arbitration, System interface 108<br />

error handling 185<br />

write back 45<br />

write invalidate cache coherency 45<br />

PTE (page table entry) 241<br />

PTEBase, field 241, 259<br />

Version 2.0 of January 29, 1997 <strong>MIPS</strong> <strong>R10000</strong> <strong>Microprocessor</strong> <strong>User's</strong> <strong>Manual</strong><br />

Q<br />

queue<br />

address 6<br />

instruction 17<br />

integer 6<br />

R<br />

R, (region) field 245, 259<br />

R, bit 258<br />

<strong>R10000</strong> processor<br />

ANDES architecture 4<br />

caches 4<br />

execution pipelines 6<br />

overview 4<br />

pipeline stages 5<br />

superscalar pipeline 5<br />

R4000 superpipeline 3<br />

Random entries 243<br />

Random register 238<br />

RE, (reverse endian) bit 247<br />

Read Indexed TLB Entry, instruction 285<br />

read port, FPU 302<br />

read sequences 68<br />

16-word 71<br />

32-word 71<br />

4-word 69<br />

8-word 70<br />

tag 72<br />

reference voltage 217<br />

DC 212<br />

register<br />

BadVAddr 241, 244, 259, 340<br />

boundary scan, JTAG 206<br />

bypass, JTAG 205<br />

CacheErr 171, 172, 174, 175, 274<br />

Cause 105, 106, 244, 252, 254<br />

Compare 106, 244<br />

Config 256<br />

Context 241, 259<br />

Count 106, 244

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!