17.01.2013 Views

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

I- 10 Index<br />

kuseg space 323<br />

KX, bit 248, 316<br />

L<br />

latency 29<br />

accessing secondary cache 31<br />

definition of 370<br />

external coherency request 146<br />

FPU 301<br />

least-recently used replacement algorithm (LRU) 9<br />

level sensing, input 212<br />

list, free 372<br />

LL instruction 27<br />

LLAddr register 257<br />

load hazards, CP0 285<br />

load linked 27<br />

load operations, FPU registers 305<br />

Load/Store Unit pipeline 6<br />

loads<br />

nonblocking 373<br />

logic diagram, FPU 302<br />

logical register<br />

initialization (necessity for) 160<br />

logical register, see also physical register 375<br />

LRU (least-recently used) replacement algorithm 9<br />

M<br />

mapped, virtual address region 317<br />

mapping table 375<br />

Mask, field 242<br />

master state 81<br />

and flow control 93<br />

matches, multiple, in TLB 330<br />

MemEnd, mode bits 165<br />

memory dependencies 14<br />

memory ordering 15<br />

memory protection 328<br />

MFC0, instruction 286, 293<br />

<strong>MIPS</strong> III ISA, disabled and enabled 240<br />

<strong>MIPS</strong> IV, instruction set see also ISA 356<br />

miscellaneous system signals 42<br />

mispredicted branch 31<br />

mode<br />

addressing 317<br />

addressing, encodings 317<br />

Kernel mode 317<br />

Supervisor mode 317<br />

User mode 317<br />

operating 316<br />

mode bits 164<br />

CohPrcReqTar 102, 149, 152, 164<br />

CTM 166, 361, 362<br />

DevNum 164<br />

Kseg0CA 164<br />

MemEnd 165<br />

ODrainSys 166, 212<br />

PrcElmReq 123, 153, 164, 198<br />

PrcReqMax 93, 113, 115, 121, 125, 164<br />

SCBlkSize 51, 60, 92, 165<br />

SCClkDiv 61, 156, 160, 165<br />

SCClkTap 157, 166<br />

SCCorEn 165, 177, 179<br />

SCSize 51, 60, 165<br />

SysClkDiv 80, 156, 160, 165<br />

mode definitions, DC 212<br />

Move from CP0, instruction 285<br />

Move from performance counter, instruction 295<br />

Move from performance event specifier, instruction 295<br />

move instruction (FP) 313<br />

Move to CP0, instruction 285<br />

Move to performance counter, instruction 295<br />

Move to performance event specifier, instruction 295<br />

Move To/From the Performance Counter, instructions 294<br />

MP, field 261<br />

MTC0, instruction 69, 286, 296<br />

multiple matches, in TLB 330<br />

multiplier pipeline 6<br />

multiply unit, FPU 301<br />

multiprocessor system 35<br />

arbitration 111<br />

cluster bus 35<br />

with external agent 35<br />

multiprocessor system, using dedicated external agents 84<br />

multiprocessor system, using the cluster bus 85<br />

N<br />

NACK completion response 130<br />

NACK, signal 90<br />

Version 2.0 of January 29, 1997 <strong>MIPS</strong> <strong>R10000</strong> <strong>Microprocessor</strong> <strong>User's</strong> <strong>Manual</strong>

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!