17.01.2013 Views

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

I- 4 Index<br />

unsupported instructions 190<br />

using the physical address 188<br />

using the virtual address 188<br />

cache miss stalls 25<br />

Cache Operation, see also CACHE instructions 285<br />

cache test mode<br />

entry 361<br />

exit 362<br />

cacheable coherent exclusive on write, cache algorithm 53,<br />

54<br />

cacheable coherent exclusive, cache algorithm 53, 54<br />

cacheable noncoherent, cache algorithm 53, 54<br />

cached request buffer 89<br />

CacheErr register 171, 172, 174, 175, 274<br />

CacheOp, see also CACHE instructions 187, 287<br />

capacitors, decoupling 218<br />

cause bits, FPU 310<br />

Cause register 105, 106, 244, 252, 254<br />

Cause, field (FP) 310<br />

CE, bit 190, 249, 250, 252<br />

CH, bit 190, 250, 285<br />

chip revisions, <strong>R10000</strong> 255<br />

ckseg0 space 326<br />

ckseg1 space 326<br />

ckseg3 space 326<br />

cksseg space 326<br />

CLGA (ceramic land grid array) 220<br />

electrical characteristics 221<br />

layout 220<br />

mechanical characteristics 220<br />

package 220<br />

pinout 224<br />

thermal characteristics 222<br />

clock<br />

domain<br />

in secondary cache 157<br />

internal processor clock domain 155<br />

secondary cache clock domain 155<br />

System interface clock domain 155<br />

signal<br />

PClk 156<br />

SCClk 157<br />

SysClk 155<br />

SysClkRET 156<br />

signals, overview of 41<br />

clock divisor, system interface 80, 360<br />

cluster bus 36, 82<br />

operation 148<br />

cluster coordinator 81, 82<br />

cluster request buffer 89<br />

coherency conflicts 143<br />

coherency protocol, directory-based 153<br />

coherency request, external 138, 140<br />

coherency schemes 36<br />

coherency, System interface<br />

external intervention exclusive request 141<br />

external intervention shared request 141<br />

external invalidate request 141<br />

CohPrcReqTar, mode bit 102, 149, 152, 164<br />

cold reset 159<br />

sequence 162<br />

Cold Reset exception 332<br />

Compare register 106, 244<br />

completing, an instruction 371<br />

completion, definition of 373<br />

condition bit dependencies 14<br />

Condition, field (FP) 310<br />

conditional move instruction (FP) 313<br />

Config register 256<br />

conflicts<br />

coherency 143<br />

internal 143<br />

TLB, avoiding 330<br />

Context register 241, 259<br />

context switch 330<br />

control registers, FPU 308<br />

controller, TAP 204<br />

coordinator, cluster 81<br />

COP1 instructions 357<br />

COP2 instructions 357<br />

Coprocessor 0, see also CP0 235<br />

Coprocessor 1 see also CP1, COP1 251<br />

Coprocessor 2 see also CP2, COP2 251<br />

Coprocessor 3 see also CP3, COP3 251<br />

Coprocessor Unusable exception 352<br />

correctable error 168<br />

Count register 106, 244<br />

CP0 (coprocessor 0) 235<br />

Version 2.0 of January 29, 1997 <strong>MIPS</strong> <strong>R10000</strong> <strong>Microprocessor</strong> <strong>User's</strong> <strong>Manual</strong>

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!