17.01.2013 Views

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Coprocessor 0 295<br />

MTPS<br />

31<br />

Format: MFPC rt, reg — Move from performance counter<br />

MTPC rt, reg — Move to performance counter<br />

MFPS rt, reg — Move from performance event specifier<br />

MTPS rt, reg — Move to performance event specifier<br />

reg can be either a performance counter or an event specifier; only register 0 and 1 are<br />

valid in the <strong>R10000</strong> implementation.<br />

Errata<br />

COP0<br />

6<br />

2625<br />

00100<br />

5<br />

Move to<br />

Performance Event Specifier MTPS<br />

2120<br />

The 0 field in each instruction is changed from a 1 to a 0.<br />

<strong>MIPS</strong> <strong>R10000</strong> <strong>Microprocessor</strong> <strong>User's</strong> <strong>Manual</strong> Version 2.0 of January 29, 1997<br />

rt<br />

5<br />

1615<br />

11001<br />

5<br />

1110<br />

0<br />

5<br />

65<br />

reg<br />

5<br />

1<br />

0<br />

1<br />

0

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!