17.01.2013 Views

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

MIPS R10000 Microprocessor User's Manual - SGI TechPubs Library

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

120 Chapter 6.<br />

Cycle<br />

SysClk<br />

Master<br />

SysReq*<br />

SysGnt*<br />

SysRel*<br />

SysCmd(11:0)<br />

SysCmdPar<br />

SysAD(63:0)<br />

SysADChk(7:0)<br />

SysVal*<br />

SysRdRdy*<br />

SysWrRdy*<br />

SysState(2:0)<br />

SysStatePar<br />

SysStateVal*<br />

SysResp(4:0)<br />

SysRespPar<br />

SysRespVal*<br />

Figure 6-13 depicts three processor double/single/partial write requests. Since<br />

the System interface is initially in slave state, the processor must first assert<br />

SysReq* and then wait until the external agent relinquishes mastership of the<br />

System interface by asserting SysGnt* and SysRel*.<br />

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17<br />

EA EA EA EA - P0 P0 P0 P0 P0 P0 P0 P0 P0 P0 P0 P0 DSPWr ReqLst<br />

DSPWr ReqLst DSPWr ReqLst<br />

Adr Dat<br />

Adr Dat Adr Dat<br />

Figure 6-13 Processor Double/Single/Partial-Word Write Request Protocol<br />

Version 2.0 of January 29, 1997 <strong>MIPS</strong> <strong>R10000</strong> <strong>Microprocessor</strong> <strong>User's</strong> <strong>Manual</strong>

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!