Create successful ePaper yourself
Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.
+3.3V<br />
A<br />
A<br />
B<br />
+3.3V<br />
CONFIG_CLK<br />
4<br />
4 4<br />
/ALTERA_RESET<br />
DCLK<br />
CONFIG_DATA<br />
VCC2/SER_EN<br />
2<br />
DATA<br />
SRC_BD_CONFIG_DONE_FPGA_OUT<br />
9<br />
nCS<br />
18<br />
VCC1 20<br />
GND 10<br />
3<br />
VCC<br />
1<br />
GND GND 4<br />
RESET 2<br />
U7<br />
C121<br />
.01uF<br />
R108<br />
1K R108<br />
Y11<br />
nCONFIG<br />
T3<br />
MSEL<br />
CONF_DONE 1K<br />
E18<br />
DCLK C10<br />
DATA B10<br />
U29-1<br />
1<br />
MMBT4403LT1<br />
10K<br />
E1<br />
nCE<br />
D<br />
D<br />
3<br />
PD2 1<br />
L1<br />
GLOB_IN2<br />
3<br />
PD57 1<br />
L20<br />
GLOB_IN3<br />
[5]<br />
+3.3V<br />
2<br />
+5V +5V<br />
[5]<br />
/SHUTDOWN_FPGA_OUT<br />
SHUTDOWN<br />
[3,16,17]<br />
[3] GAS_PRS_CAL_EEPROM_CS_BUF<br />
GAS_PRS_CAL_EEPROM_DOUT_FPGA_IN<br />
1<br />
2<br />
/CS<br />
SOUT /HLD<br />
+5V<br />
2<br />
7<br />
VCC 8<br />
14<br />
1<br />
2<br />
7<br />
3<br />
74AHCT00<br />
10K 10K<br />
U24<br />
R63<br />
10K<br />
+3.3V<br />
D<br />
CANARY_LED_FPGA_OUT<br />
C26<br />
2.2uF 25V<br />
+3.3V<br />
D<br />
U29-4<br />
[2]<br />
C25<br />
.1UF<br />
DS1233AZ-10<br />
(3.3 volt version)<br />
/SYS_RESET<br />
D2<br />
GRN LED<br />
"SPI<br />
FPGA"<br />
+<br />
C1<br />
10uF 25V<br />
D<br />
VCCINT1 D20<br />
VCCINT2 F3<br />
VCCINT3 K20<br />
R1<br />
681<br />
+3.3V<br />
+3.3V<br />
R240<br />
10K<br />
D<br />
C104<br />
.1UF<br />
D<br />
PD9<br />
C129<br />
.01UF<br />
+5V<br />
1<br />
1 3<br />
2 4<br />
D<br />
+5V<br />
D<br />
+3.3V +3.3V<br />
S1<br />
KT11P2JM<br />
U15A<br />
74HCT125<br />
2 3<br />
[5]<br />
1<br />
SPI_MISO_ENABLE_FPGA_OUT<br />
D<br />
PD4<br />
1<br />
B<br />
14<br />
4<br />
5<br />
7<br />
U28A<br />
U28B<br />
6<br />
74AHCT00<br />
+3.3V<br />
SRC_BD_CONFIG_DONE_FPGA_OUT<br />
/SPI_MISO_ENABLE<br />
.01UF<br />
D<br />
TP40<br />
R111<br />
1K<br />
[2]<br />
.01UF<br />
TP39<br />
C<br />
CONFIG_STATUS<br />
[3]<br />
/SHUTDOWN<br />
.01UF<br />
C<br />
[3,17,18]<br />
D<br />
+5V<br />
HEADER 5X2<br />
1<br />
1<br />
3<br />
3<br />
5<br />
5<br />
7<br />
7<br />
9<br />
9<br />
4<br />
8<br />
J5<br />
X1<br />
VCC<br />
OE<br />
D<br />
20MHZ OSC<br />
+3.3V<br />
D<br />
U32<br />
EPC1441LC20<br />
/ATMEL_FPGA_PROG<br />
2 2<br />
4 4<br />
6 6<br />
8 8<br />
10 10<br />
OUT 3<br />
2<br />
GNDNC(OE)<br />
1<br />
nCASC 12<br />
[5]<br />
+5V<br />
+3.3V<br />
[3,6]<br />
D<br />
FPGA_CLK<br />
+5V<br />
+3.3V<br />
D<br />
SPICLK_BUF_FPGA_IN<br />
D<br />
+3.3V<br />
1 2<br />
D<br />
BR2<br />
D<br />
USED TO TRISTATE<br />
ALTERA PART WHEN<br />
DOING IN-SITU<br />
PROGRAMMING OF<br />
ATMEL FPGA CONFIGURATION<br />
EEPROM.<br />
+5V<br />
D<br />
+5V<br />
D<br />
3<br />
4<br />
/WP<br />
VSS<br />
+5V<br />
C152<br />
.01uF<br />
DGND<br />
SCLK 6<br />
SIN 5<br />
NM25C020M8<br />
+5V<br />
SPICLK_BUF_FPGA_IN<br />
/SPI_MOSI_BUF_FPGA_IN<br />
1<br />
A1<br />
D4<br />
D8<br />
D13<br />
DGND<br />
VCCINT4<br />
GND1<br />
GND2<br />
GND3<br />
GND4<br />
PD15 1<br />
PD39 1<br />
PD38 1<br />
PD37 1<br />
PD63 1<br />
PD59 1<br />
+3.3V<br />
D<br />
+3.3V<br />
C182<br />
C181 C179<br />
C178<br />
.1UF<br />
<strong>Thermo</strong><br />
ELECTRON CORPORATION<br />
Title<br />
355 River Oaks Pkwy, San Jose, CA 95134-1991<br />
1<br />
SCHEM, PCB, SOURCE<br />
L2<br />
D17<br />
H4<br />
H17<br />
N4<br />
VCCIO1<br />
GND5<br />
GND6<br />
GND7<br />
GND8<br />
D6<br />
VCCIO2 D11<br />
VCCIO3 D15<br />
VCCIO4 F4<br />
VCCIO5 F17<br />
VCCIO6 K4<br />
VCCIO7 L17<br />
VCCIO8 R4<br />
VCCINT5 T20<br />
VCCINT6 U1<br />
VCCIO9 R17<br />
VCCIO10 U6<br />
VCCIO11 U10<br />
VCCIO12 U15<br />
N17<br />
U4<br />
U8<br />
U13<br />
U17<br />
GND9<br />
GND10<br />
GND11<br />
GND12<br />
GND13<br />
EPF6024ABC256<br />
R250<br />
B15<br />
A17<br />
B17<br />
G17<br />
G20<br />
J19<br />
C9<br />
A12<br />
R252<br />
IO_nWS<br />
IO_CS<br />
IO_nCS<br />
IO_CLKUSR<br />
IO_RDYnBSY<br />
IO_INIT_DONE<br />
DEV_CLRn<br />
DEV_OE<br />
EPF6024ABC256<br />
C159<br />
.01UF<br />
C180<br />
C160<br />
.1UF<br />
C161<br />
.01UF<br />
C165<br />
.01UF<br />
C166<br />
.1UF<br />
C168<br />
C167<br />
.01UF<br />
C191<br />
C176 C177<br />
.01UF .01UF<br />
C166<br />
.1UF<br />
C192<br />
C169<br />
C193<br />
10K<br />
3<br />
D1<br />
4<br />
D2<br />
6<br />
D3<br />
11<br />
D4<br />
13<br />
D5<br />
14<br />
D6<br />
9<br />
CLK<br />
1<br />
CLR<br />
U16<br />
74AHCT174<br />
74AHCT174<br />
C13<br />
10K<br />
Q1 2<br />
Q2 5<br />
Q3 7<br />
Q4 10<br />
Q5 12<br />
Q6 15<br />
U29-3<br />
IO_nRS<br />
1<br />
V18<br />
nCEO<br />
nSTATUS W11<br />
EPF6024ABC256<br />
T17<br />
V1<br />
P3<br />
J3<br />
U29-2<br />
IO_TDO<br />
IO_TCK<br />
IO_TMS<br />
IO_TDI<br />
EPF6024ABC256<br />
R128<br />
1K<br />
PD21<br />
EPF6024ABC256 std BGA pinout checked 12-29-99<br />
PD23<br />
PD1<br />
PD3<br />
1<br />
1<br />
1<br />
.01UF<br />
14<br />
9<br />
10<br />
7<br />
TP51<br />
U28C<br />
8<br />
74AHCT00<br />
.01UF<br />
C194<br />
.01uF<br />
.01UF<br />
.01UF<br />
C170<br />
.01uF<br />
.1UF<br />
TP50<br />
R132<br />
10K<br />
.01UF<br />
2<br />
Q11<br />
3<br />
1 2<br />
R115<br />
L3<br />
K19<br />
BR1<br />
U29-5<br />
GLOB_IN1<br />
GLOB_IN4<br />
EPF6024ABC256<br />
R89<br />
R246<br />
E<br />
[3,6]<br />
[3,5,6]<br />
Size B<br />
Document Number 70111-91050<br />
Rev<br />
F<br />
Date: Tuesday, August 30, 2005<br />
Sheet 4 of 18<br />
E