16.08.2012 Views

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Host Bridge/DRAM Controller Registers (D0:F0)<br />

4.1.20 PAM2—Programmable Attribute Map 2 (D0:F0)<br />

PCI Device: 0<br />

Address Offset: 92h<br />

Default Value: 00h<br />

Access: R/W<br />

Size: 8 bits<br />

This register controls the read, write, and shadowing attributes of the BIOS areas from 0C8000h–<br />

0CFFFFh.<br />

Bit Access &<br />

Default<br />

7:6 Reserved<br />

5:4 R/W<br />

00b<br />

3:2 Reserved<br />

1:0 R/W<br />

00b<br />

Description<br />

0CC000h–0CFFFFh Attribute (HIENABLE):<br />

00 = DRAM Disabled: Accesses are directed to the DMI.<br />

01 = Read Only: All reads are serviced by DRAM. All writes are forwarded to the<br />

DMI.<br />

10 = Write Only: All writes are sent to DRAM. Reads are serviced by DMI.<br />

11 = Normal DRAM Operation: All reads and writes are serviced by DRAM.<br />

0C8000h–0CBFFFh Attribute (LOENABLE): This field controls the steering of<br />

read and write cycles that address the BIOS area from 0C8000h to 0CBFFFh.<br />

00 = DRAM Disabled: Accesses are directed to the DMI.<br />

01 = Read Only: All reads are serviced by DRAM. All writes are forwarded to the<br />

DMI.<br />

10 = Write Only: All writes are sent to DRAM. Reads are serviced by DMI.<br />

11 = Normal DRAM Operation: All reads and writes are serviced by DRAM.<br />

78 Intel ® 82<strong>945G</strong>/82<strong>945G</strong>Z/82<strong>945G</strong>C GMCH and 82<strong>945P</strong>/82<strong>945P</strong>L MCH Datasheet

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!