16.08.2012 Views

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Integrated Graphics Device (D2:F1) Registers (<strong>Intel®</strong> 82<strong>945G</strong>/82<strong>945G</strong>C/82<strong>945G</strong>Z GMCH Only)<br />

Address<br />

Offset<br />

Symbol Register Name Default<br />

Value<br />

Access<br />

44h MCAPPTR Mirror of Device 0 Capability Pointer E0h RO<br />

45–47h — Reserved — —<br />

48–50h MCAPID Mirror of Device 0 Capability Identification 0000000000<br />

01090009h<br />

51h — Reserved — —<br />

52–53h MGGC Mirror of Device 0 GMCH Graphics<br />

Control<br />

192 Intel ® 82<strong>945G</strong>/82<strong>945G</strong>Z/82<strong>945G</strong>C GMCH and 82<strong>945P</strong>/82<strong>945P</strong>L MCH Datasheet<br />

RO<br />

0030h RO<br />

54–57h MDEVEN Mirror of Device 0 Device Enable 0000001Bh RO<br />

58–5Bh — Reserved — —<br />

5C–5Fh BSM Base of Stolen Memory Register 07800000h RO<br />

60–CFh — Reserved 0000h —<br />

D0–D1h PMCAPID Power Management Capabilities ID 0001h RO<br />

D2–D3h PMCAP Power Management Capabilities 0022h RO<br />

D4–D5h PMCS Power Management Control/Status 0000h RO, R/W<br />

D6–DFh — Reserved — —<br />

E0–E1h SWSMI Software SMI 0000h R/W<br />

E2–FBh — Reserved — —<br />

FC–FFh ASLS ASL Storage 00000000h R/W<br />

8.1.1 VID2—Vendor Identification (D2:F1)<br />

PCI Device: 2<br />

Address Offset: 00h<br />

Default Value: 8086h<br />

Access: RO<br />

Size: 16 bits<br />

This register is a copy of Device2, Function 0. It has the same read, write attributes as Function 0.<br />

It is implemented as common hardware with two access addresses.<br />

8.1.2 DID2—Device Identification (D2:F1)<br />

PCI Device: 2<br />

Address Offset: 02h<br />

Default Value: 2776h<br />

Access: RO<br />

Size: 16 bits<br />

This register is unique in Function 1 (the Function 0 DID is separate). This difference in Device<br />

ID is necessary for allowing distinct Plug and Play enumeration of Function 1 when both<br />

Function 0 and Function 1 have the same class code.

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!