16.08.2012 Views

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Host-PCI <strong>Express</strong>* Bridge Registers (D1:F0) (<strong>Intel®</strong> 82<strong>945G</strong>/82<strong>945G</strong>C/82<strong>945P</strong>/82<strong>945P</strong>L Only)<br />

5.1.57 LE1D—Link Entry 1 Description (D1:F0)<br />

PCI Device: 1<br />

Address Offset: 150–153h<br />

Default Value: 00000000h<br />

Access: RO, R/WO<br />

Size: 32 bits<br />

This register contains the first part of a Link Entry, which declares an internal link to another<br />

Root Complex Element.<br />

Bit Access &<br />

Default<br />

31:24 RO<br />

00h<br />

23:16 R/WO<br />

00h<br />

15:2 Reserved<br />

1 RO<br />

0b<br />

0 R/WO<br />

0b<br />

Description<br />

Target Port Number: This field specifies the port number associated with the<br />

element targeted by this link entry (Egress Port). The target port number is with<br />

respect to the component that contains this element as specified by the target<br />

component ID.<br />

Target Component ID: This field identifies the physical or logical component that<br />

is targeted by this link entry.<br />

Link Type: This bit identifies that the link points to memory-mapped space (for<br />

RCRB). The link address specifies the 64-bit base address of the target RCRB.<br />

Link Valid:<br />

0 = Link Entry is not valid and will be ignored.<br />

1 = Link Entry specifies a valid link.<br />

5.1.58 LE1A—Link Entry 1 Address (D1:F0)<br />

PCI Device: 1<br />

Address Offset: 158158–15Fh<br />

Default Value: 0000000000000000h<br />

Access: R/WO<br />

Size: 64 bits<br />

This register contains the second part of a Link Entry that declares an internal link to another Root<br />

Complex element.<br />

Bit Access &<br />

Default<br />

63:32 Reserved<br />

31:12 R/WO<br />

0 0000h<br />

11:0 Reserved<br />

Description<br />

Link Address: This field contains the memory-mapped base address of the<br />

RCRB that is the target element (Egress Port) for this link entry.<br />

154 Intel ® 82<strong>945G</strong>/82<strong>945G</strong>Z/82<strong>945G</strong>C GMCH and 82<strong>945P</strong>/82<strong>945P</strong>L MCH Datasheet

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!