16.08.2012 Views

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Host-PCI <strong>Express</strong>* Bridge Registers (D1:F0) (<strong>Intel®</strong> 82<strong>945G</strong>/82<strong>945G</strong>C/82<strong>945P</strong>/82<strong>945P</strong>L Only)<br />

5.1.51 VC0RSTS—VC0 Resource Status (D1:F0)<br />

PCI Device: 1<br />

Address Offset: 11A–11Bh<br />

Default Value: 0002h<br />

Access: RO<br />

Size: 16 bits<br />

This register reports the Virtual Channel specific status.<br />

Bit Access &<br />

Default<br />

15:2 Reserved<br />

1 RO<br />

1b<br />

0 Reserved<br />

Description<br />

VC0 Negotiation Pending: This bit indicates the status of the process of Flow<br />

Control initialization. It is set by default on reset, as well as when the<br />

corresponding Virtual Channel is disabled or the Link is in the DL_Down state. It is<br />

cleared when the link successfully exits the FC_INIT2 state.<br />

0 = The VC negotiation is complete.<br />

1 = The VC resource is still in the process of negotiation (initialization or<br />

disabling).<br />

Before using a Virtual Channel, software must check whether the VC Negotiation<br />

Pending fields for that Virtual Channel are cleared in both components on a Link.<br />

5.1.52 VC1RCAP—VC1 Resource Capability (D1:F0)<br />

PCI Device: 1<br />

Address Offset: 11C–11Fh<br />

Default Value: 00008000h<br />

Access: RO<br />

Size: 32 bits<br />

Bit Access &<br />

Default<br />

31:16 Reserved<br />

15 RO<br />

1b<br />

14:0 Reserved<br />

Reject Snoop Transactions:<br />

Description<br />

0 = Transactions with or without the No Snoop bit set within the TLP header are<br />

allowed on this VC.<br />

1 = Any transaction without the No Snoop bit set within the TLP header will be<br />

rejected as an Unsupported Request.<br />

150 Intel ® 82<strong>945G</strong>/82<strong>945G</strong>Z/82<strong>945G</strong>C GMCH and 82<strong>945P</strong>/82<strong>945P</strong>L MCH Datasheet

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!