16.08.2012 Views

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Host-PCI <strong>Express</strong>* Bridge Registers (D1:F0) (<strong>Intel®</strong> 82<strong>945G</strong>/82<strong>945G</strong>C/82<strong>945P</strong>/82<strong>945P</strong>L Only)<br />

5.1.49 VC0RCAP—VC0 Resource Capability (D1:F0)<br />

PCI Device: 1<br />

Address Offset: 110–113h<br />

Default Value: 00000000h<br />

Access: RO<br />

Size: 32 bits<br />

Bit Access &<br />

Default<br />

31:16 Reserved<br />

15 RO<br />

0b<br />

14:0 Reserved<br />

Reject Snoop Transactions<br />

Description<br />

0 = Transactions with or without the No Snoop bit set within the TLP header are<br />

allowed on this VC.<br />

1 = Any transaction without the No Snoop bit set within the TLP header will be<br />

rejected as an Unsupported Request.<br />

5.1.50 VC0RCTL—VC0 Resource Control (D1:F0)<br />

PCI Device: 1<br />

Address Offset: 114–117h<br />

Default Value: 800000FFh<br />

Access: RO, R/W<br />

Size: 32 bits<br />

This register controls the resources associated with PCI <strong>Express</strong> Virtual Channel 0.<br />

Bit Access &<br />

Default<br />

31 RO<br />

1b<br />

30:27 Reserved<br />

26:24 RO<br />

000b<br />

23:8 Reserved<br />

7:1 R/W<br />

7Fh<br />

0 RO<br />

1b<br />

Description<br />

VC0 Enable: For VC0, this bit is hardwired to 1 and read only as VC0 can never<br />

be disabled.<br />

VC0 ID: This field assigns a VC ID to the VC resource. For VC0, this is hardwired<br />

to 0 and read only.<br />

TC/VC0 Map: This field indicates the TCs (Traffic Classes) that are mapped to<br />

the VC resource. Bit locations within this field correspond to TC values. For<br />

example, when bit 7 is set in this field, TC7 is mapped to this VC resource. When<br />

more than one bit in this field is set, it indicates that multiple TCs are mapped to<br />

the VC resource. To remove one or more TCs from the TC/VC map of an enabled<br />

VC, software must ensure that no new or outstanding transactions with the TC<br />

labels are targeted at the given Link.<br />

TC0/VC0 Map: Traffic Class 0 is always routed to VC0.<br />

Intel ® 82<strong>945G</strong>/82<strong>945G</strong>/82<strong>945G</strong>C GMCH and 82<strong>945P</strong>/82<strong>945P</strong>L MCH Datasheet 149

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!