16.08.2012 Views

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Host-PCI <strong>Express</strong>* Bridge Registers (D1:F0) (<strong>Intel®</strong> 82<strong>945G</strong>/82<strong>945G</strong>C/82<strong>945P</strong>/82<strong>945P</strong>L Only)<br />

5.1.27 MSI_CAPID—Message Signaled Interrupts Capability ID<br />

(D1:F0)<br />

PCI Device: 1<br />

Address Offset: 90h<br />

Default Value: A005h<br />

Access: RO<br />

Size: 16 bits<br />

When a device supports MSI, it can generate an interrupt request to the processor by writing a<br />

predefined data item (a message) to a predefined memory address.<br />

The reporting of the existence of this capability can be disabled by setting MSICH (CAPL[0] @<br />

7Fh). In that case going through this linked list will skip this capability and instead go directly<br />

from the PCI PM capability to the PCI <strong>Express</strong> capability.<br />

Bit Access &<br />

Default<br />

15:8 RO<br />

A0h<br />

7:0 RO<br />

05h<br />

Description<br />

Pointer to Next Capability: This field contains a pointer to the next item in the<br />

capabilities list which is the PCI <strong>Express</strong> capability.<br />

Capability ID: The value of 05h identifies this linked list item (capability<br />

structure) as being for MSI registers.<br />

Intel ® 82<strong>945G</strong>/82<strong>945G</strong>/82<strong>945G</strong>C GMCH and 82<strong>945P</strong>/82<strong>945P</strong>L MCH Datasheet 131

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!