16.08.2012 Views

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Host-PCI <strong>Express</strong>* Bridge Registers (D1:F0) (<strong>Intel®</strong> 82<strong>945G</strong>/82<strong>945G</strong>C/82<strong>945P</strong>/82<strong>945P</strong>L Only)<br />

5.1.14 SSTS1—Secondary Status (D1:F0)<br />

PCI Device: 1<br />

Address Offset: 1Eh<br />

Default Value: 00h<br />

Access: RO, R/WC<br />

Size: 16 bits<br />

SSTS1 is a 16-bit status register that reports the occurrence of error conditions associated with the<br />

secondary side (i.e., PCI <strong>Express</strong> side) of the “virtual” PCI-PCI Bridge in the (G)MCH.<br />

Bit Access &<br />

Default<br />

15 R/WC<br />

0b<br />

14 R/WC<br />

0b<br />

13 R/WC<br />

0b<br />

12 R/WC<br />

0b<br />

11 RO<br />

0b<br />

10:9 RO<br />

00b<br />

8 Reserved<br />

7 RO<br />

0b<br />

6 Reserved<br />

5 RO<br />

0b<br />

4:0 Reserved<br />

Detected Parity Error (DPE):<br />

0 = Parity error Not detected.<br />

Description<br />

1 = The (G)MCH received across the link (upstream) a Posted Write Data<br />

Poisoned TLP (EP=1).<br />

Received System Error (RSE):<br />

0 = System error Not received.<br />

1 = The secondary side sent an ERR_FATAL or ERR_NONFATAL message due<br />

to an error detected by the secondary side, and the SERR Enable bit in the<br />

Bridge Control register is 1.<br />

Received Master Abort (RMA):<br />

0 = Master abort Not received.<br />

1 = The Secondary Side for Type 1 Configuration Space Header Device (for<br />

requests initiated by the Type 1 Header Device itself) receives a completion<br />

with Unsupported Request Completion Status.<br />

Received Target Abort (RTA):<br />

0 = Target abort Not received.<br />

1 = The Secondary Side for Type 1 Configuration Space Header Device (for<br />

requests initiated by the Type 1 Header Device itself) receives a Completion<br />

with Completer Abort completion status.<br />

Signaled Target Abort (STA): Hardwired to 0. Not Applicable or Implemented.<br />

The (G)MCH does not generate Target Aborts (the (G)MCH will never complete<br />

a request using the Completer Abort completion status).<br />

DEVSELB Timing (DEVT): Hardwired to 0. Not Applicable or Implemented.<br />

Fast Back-to-Back (FB2B): Hardwired to 0. Not Applicable or Implemented.<br />

66/60 MHz capability (CAP66): Hardwired to 0. Not Applicable or Implemented.<br />

120 Intel ® 82<strong>945G</strong>/82<strong>945G</strong>Z/82<strong>945G</strong>C GMCH and 82<strong>945P</strong>/82<strong>945P</strong>L MCH Datasheet

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!