16.08.2012 Views

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

5.1.3 PCICMD1—PCI Command (D1:F0)<br />

PCI Device: 1<br />

Address Offset: 04h<br />

Default Value: 0000h<br />

Access: RO, R/W<br />

Size: 16 bits<br />

Bit Access &<br />

Default<br />

15:11 Reserved<br />

10 R/W<br />

0b<br />

9 RO<br />

0b<br />

8 R/W<br />

0b<br />

7 Reserved<br />

6 R/WO<br />

0b<br />

5 RO<br />

0b<br />

4 RO<br />

0b<br />

3 RO<br />

0b<br />

Host-PCI <strong>Express</strong>* Bridge Registers (D1:F0) (<strong>Intel®</strong> 82<strong>945G</strong>/82<strong>945G</strong>C/82<strong>945P</strong>/82<strong>945P</strong>L Only)<br />

INTA Assertion Disable:<br />

Description<br />

0 = This device is permitted to generate INTA interrupt messages.<br />

1 = This device is prevented from generating interrupt messages.<br />

Any INTA emulation interrupts already asserted must be de-asserted when this<br />

bit is set.<br />

This bit only affects interrupts generated by the device (PCI INTA from a PME or<br />

Hot Plug event) controlled by this register. It does not affect upstream MSIs,<br />

upstream PCI INTA-INTD assert and de-assert messages.<br />

Fast Back-to-Back Enable (FB2B): Hardwired to 0. Not Applicable or<br />

Implemented.<br />

SERR Message Enable (SERRE1): This bit is an enable bit for Device 1 SERR<br />

messaging. The (G)MCH communicates the SERR# condition by sending a<br />

SERR message to the Intel ® ICH7. This bit, when set, enables reporting of nonfatal<br />

and fatal errors to the Root Complex. Note that errors are reported if<br />

enabled either through this bit or through the PCI <strong>Express</strong>* specific bits in the<br />

Device Control register.<br />

0 = Disable. The SERR message is generated by the (G)MCH for Device 1 only<br />

under conditions enabled individually through the Device Control register.<br />

1 = Enable. The (G)MCH is enabled to generate SERR messages that will be<br />

sent to the ICH7 for specific Device 1 error conditions generated/detected on<br />

the primary side of the virtual PCI-to-PCI <strong>Express</strong> bridge (not those received<br />

by the secondary side). The error status is reported in the PCISTS1 register.<br />

Parity Error Enable (PERRE): This bit controls whether or not the Master Data<br />

Parity Error bit in the PCI Status register can bet set.<br />

0 = Disable. Master Data Parity Error bit in PCI Status register cannot be set.<br />

1 = Enable. Master Data Parity Error bit in PCI Status register can be set.<br />

VGA Palette Snoop: Hardwired to 0. Not Applicable or Implemented.<br />

Memory Write and Invalidate Enable (MWIE): Hardwired to 0. Not Applicable or<br />

Implemented.<br />

Special Cycle Enable (SCE): Hardwired to 0. Not Applicable or Implemented.<br />

Intel ® 82<strong>945G</strong>/82<strong>945G</strong>/82<strong>945G</strong>C GMCH and 82<strong>945P</strong>/82<strong>945P</strong>L MCH Datasheet 113

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!