16.08.2012 Views

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Host Bridge/DRAM Controller Registers (D0:F0)<br />

4.3.5 EPLE2A—EP Link Entry 2 Address<br />

MMIO Range: EPBAR<br />

Address Offset: 068–06Fh<br />

Default Value: 0000000000008000h<br />

Access: RO<br />

Size: 64 bits<br />

This register is the second part of a Link Entry that declares an internal link to another Root<br />

Complex Element.<br />

Bit Access &<br />

Default<br />

63:28 Reserved<br />

27:20 RO<br />

00h<br />

19:15 RO<br />

0 0001b<br />

14:12 RO<br />

000b<br />

Bus Number<br />

Description<br />

Device Number: Target for this link is PCI <strong>Express</strong>* x16 port (Device 1).<br />

Function Number<br />

11:0 Reserved<br />

108 Intel ® 82<strong>945G</strong>/82<strong>945G</strong>Z/82<strong>945G</strong>C GMCH and 82<strong>945P</strong>/82<strong>945P</strong>L MCH Datasheet<br />

§

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!