16.08.2012 Views

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

Intel® 945G/945GZ/945GC/ 945P/945PL Express Chipset Family ...

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Host Bridge/DRAM Controller Registers (D0:F0)<br />

4.2.15 C1DRB3—Channel B DRAM Rank Boundary Address 3<br />

MMIO Range: MCHBAR<br />

Address Offset: 183h<br />

Default Value: 00h<br />

Access: R/W<br />

Size: 8 bits<br />

The operation of this register is detailed in the description for the C0DRB0 register.<br />

4.2.16 C1DRA0—Channel B DRAM Rank 0,1 Attribute<br />

MMIO Range: MCHBAR<br />

Address Offset: 188h<br />

Default Value: 00h<br />

Access: RO, R/W<br />

Size: 8 bits<br />

The operation of this register is detailed in the description for the C0DRA0 register.<br />

4.2.17 C1DRA2—Channel B DRAM Rank 2,3 Attribute<br />

MMIO Range: MCHBAR<br />

Address Offset: 189h<br />

Default Value: 00h<br />

Access: R/W<br />

Size: 8 bits<br />

The operation of this register is detailed in the description for the C0DRA0 register.<br />

4.2.18 C1DCLKDIS—Channel B DRAM Clock Disable<br />

MMIO Range: MCHBAR<br />

Address Offset: 18Ch<br />

Default Value: 00h<br />

Access: RO, R/W/L<br />

Size: 8 bits<br />

The operation of this register is detailed in the description for the C0DCLKDIS register.<br />

4.2.19 C1BNKARC—Channel B Bank Architecture<br />

MMIO Range: MCHBAR<br />

Address Offset: 18E–18Fh<br />

Default Value: 0000h<br />

Access: RO, R/W<br />

Size: 16 bits<br />

The operation of this register is detailed in the description for the C0BNKARC register.<br />

Intel ® 82<strong>945G</strong>/82<strong>945G</strong>/82<strong>945G</strong>C GMCH and 82<strong>945P</strong>/82<strong>945P</strong>L MCH Datasheet 101

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!