17.01.2015 Views

Programmable Logic Design Quick Start Handbook

Programmable Logic Design Quick Start Handbook

Programmable Logic Design Quick Start Handbook

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

PROGRAMMABLE LOGIC DESIGN: QUICK START HANDBOOK • CHAPTER 2<br />

Additional Boundary Scan instructions, not found in any other CPLD,<br />

include INTEST (for device functional test), HIGHZ (for bypass), and USER-<br />

CODE (for program tracking), for maximum debugging capability.<br />

The XC9500 family is supported by a wide variety of industry-standard<br />

third-party development and debugging tools including Corelis, JTAG Technologies,<br />

and Asset Intertech. These tools allow you to develop Boundary Scan test<br />

vectors to interactively analyze, test, and debug system failures. The family is<br />

also supported on all major ATE platforms, including Teradyne, Hewlett Packard,<br />

and Genrad.<br />

XC9500 Product Overview Table<br />

TABLE 2-4:<br />

XC9500 PRODUCT OVERVIEW<br />

XC9500XL 3.3V FAMILY<br />

The XC9500XL CPLD family is targeted for leading-edge systems that<br />

require rapid design development, longer system life, and robust field upgrade<br />

capability.<br />

This 3.3V ISP family provides unparalleled performance and the highest<br />

programming reliability, with the lowest cost in the industry.<br />

XC9500XL CPLDs also complement the higher-density Xilinx FPGAs to<br />

provide a total logic solution, within a unified development environment. The<br />

Xilinx • 44

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!