14.01.2015 Views

Tutorial Xilinx Virtex-5 FPGA ML506 Edition

Tutorial Xilinx Virtex-5 FPGA ML506 Edition

Tutorial Xilinx Virtex-5 FPGA ML506 Edition

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Bits 4-8 (10101) means that on power up, the <strong>ML506</strong> board will program the <strong>FPGA</strong> with<br />

the ACE file pointed to by bits 1-3 (in this case: 000). These ACE files are located on the<br />

compact flash. 000 means that the ACE file located in cfg0 of the compact flash will be<br />

programed into the <strong>FPGA</strong>. The factory compact flash files has the cfg0 folder containing a<br />

system_bootload .ace file. So if you want to load your own ACE file into folder cfg6<br />

(say). Then you would set SW3 to read 110 10101 if you want cfg7 then SW3 = 111<br />

10101 etc... (Search http://www.fpgadeveloper.com/ for a tutorial on creating your own<br />

ACE file). But for now lets stick the with factory default files.<br />

•<br />

6

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!