15.08.2013 Views

DESIGN OF A CUSTOM ASIC INCORPORATING CAN™ AND 1 ...

DESIGN OF A CUSTOM ASIC INCORPORATING CAN™ AND 1 ...

DESIGN OF A CUSTOM ASIC INCORPORATING CAN™ AND 1 ...

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Figure 5.23 CAN Module Oscillator Block Diagram [95].<br />

5.3.10 CAN Module Bus Timing Register 1 (CBT1)<br />

This register, shown in Figure 5.24, can only be accessed when the RR bit in the<br />

CCNTRL register is set.<br />

Figure 5.24 CAN Bus Timing Register 1.<br />

SAMP: Sampling. This bit determines the number of samples of the bus to be taken per<br />

bit time. When set to a ‘1’, three samples per bit are taken. This sample rate gives better<br />

rejection of noise on the bus, but introduces a one bit delay to the bus sampling. For<br />

higher bit rates SAMP should be cleared, which means that only one sample will be taken<br />

per bit.<br />

157

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!