15.08.2013 Views

DESIGN OF A CUSTOM ASIC INCORPORATING CAN™ AND 1 ...

DESIGN OF A CUSTOM ASIC INCORPORATING CAN™ AND 1 ...

DESIGN OF A CUSTOM ASIC INCORPORATING CAN™ AND 1 ...

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

SJW1, SJW0: Synchronization Jump Width Bits. The synchronization jump width<br />

defines the maximum number of system clock cycles (tSCL) by which a bit may be<br />

shortened, or lengthened, to achieve resynchronization on data transitions on the bus (See<br />

Table 5.9).<br />

Table 5.9 Synchronization Jump Width (SJW) [95].<br />

SJW1 SJW0 Synchronization Jump Width<br />

0 0 1 tSCL cycle<br />

0 1 2 tSCL cycles<br />

1 0 3 tSCL cycles<br />

1 1 4 tSCL cycles<br />

BRP5 – BRP0: Baud Rate Prescaler Bits. These bits determine the CAN system clock<br />

cycle time (tSCL), which is used to build up the individual bit timing. This is shown in<br />

Table 5.10 and Figure 5.23.<br />

Table 5.10 Baud Rate Prescaler.<br />

BRP5 BRP4 BRP3 BRP2 BRP1 BRP0 Prescaler Value (P)<br />

0 0 0 0 0 0 1<br />

0 0 0 0 0 1 2<br />

0 0 0 0 1 0 3<br />

0 0 0 0 1 1 4<br />

: : : : : : :<br />

: : : : : : :<br />

1 1 1 1 1 1 64<br />

156

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!