14.08.2013 Views

Xilinx CPLD Libraries Guide

Xilinx CPLD Libraries Guide

Xilinx CPLD Libraries Guide

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

About Design Elements<br />

LDG<br />

Primitive: Transparent Datagate Latch<br />

Supported Architectures<br />

This design element is supported in the following architectures only:<br />

CoolRunner-II<br />

Introduction<br />

This design element is a transparent DataGate latch used for gating input signals to decrease power dissipation.<br />

The data output (Q) of the latch reflects the data (D) input while the gate enable (G) input is Low. The data on<br />

the D input during the Low-to-High gate transition is stored in the latch. The data on the Q output remains<br />

unchanged as long as G remains High.<br />

The D input(s) of the LDG must be connected to a device input pad(s) and must have no other fan-outs (must not<br />

branch). The <strong>CPLD</strong> fitter maps the G input to the device’s DataGate Enable control pin (DGE). There must be<br />

no more than one DataGate Enable signal in the design. The DataGate Enable signal may be driven either by<br />

a device input pin or any on-chip logic source. The DataGate Enable signal may be reused by other ordinary<br />

logic in the design.<br />

This latch is asynchronously cleared, outputs Low, when power is applied. For <strong>CPLD</strong> devices, you can simulate<br />

power-on by applying a High-level pulse on the PRLD global net.<br />

Logic Table<br />

Inputs Outputs<br />

G D Q<br />

0 0 0<br />

0 1 1<br />

1 X No Change<br />

› D D<br />

Design Entry Method<br />

This design element is only for use in schematics.<br />

For More Information<br />

• See the appropriate <strong>CPLD</strong> User <strong>Guide</strong>.<br />

• See the appropriate <strong>CPLD</strong> Data Sheets.<br />

<strong>CPLD</strong> <strong>Libraries</strong> <strong>Guide</strong><br />

ISE 10.1 www.xilinx.com 435

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!