14.08.2013 Views

Xilinx CPLD Libraries Guide

Xilinx CPLD Libraries Guide

Xilinx CPLD Libraries Guide

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

About Design Elements<br />

LD16<br />

Macro: Multiple Transparent Data Latch<br />

Supported Architectures<br />

This design element is supported in the following architectures only:<br />

• XC9500XL<br />

• CoolRunner XPLA3<br />

• CoolRunner-II<br />

Introduction<br />

This design element has 16 transparent data latches with a common gate enable (G). The data output (Q) of the<br />

latch reflects the data (D) input while the gate enable (G) input is High. The data on the (D) input during the<br />

High-to-Low gate transition is stored in the latch. The data on the (Q) output remains unchanged as long as<br />

(G) remains Low.<br />

This latch is asynchronously cleared, outputs Low, when power is applied. For <strong>CPLD</strong> devices, you can simulate<br />

power-on by applying a High-level pulse on the PRLD global net.<br />

Logic Table<br />

Inputs Outputs<br />

G D Q<br />

1 D D<br />

0 X No Change<br />

fl Dn Dn<br />

Design Entry Method<br />

This design element is only for use in schematics.<br />

Available Attributes<br />

Attribute Type Allowed Values Default Description<br />

INIT Binary Any 16-Bit Value All zeros Sets the initial value<br />

of Q output after<br />

configuration<br />

For More Information<br />

• See the appropriate <strong>CPLD</strong> User <strong>Guide</strong>.<br />

• See the appropriate <strong>CPLD</strong> Data Sheets.<br />

<strong>CPLD</strong> <strong>Libraries</strong> <strong>Guide</strong><br />

ISE 10.1 www.xilinx.com 427

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!