05.07.2013 Views

Xilinx Synthesis Technology User Guide

Xilinx Synthesis Technology User Guide

Xilinx Synthesis Technology User Guide

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Log File Analysis<br />

Data Path: sixty_lsbcount_qoutsig_0 to sixty_msbcount_qoutsig_2<br />

Gate Net<br />

Cell:in->out fanout Delay Delay Logical Name (Net Name)<br />

------------------------------------------ -----------------------<br />

FDCPE:c->q 9 1.085 1.908 sixty_lsbcount_qoutsig_0<br />

(sixty_lsbcount_qoutsig_0)<br />

LUT4:i0->o 6 0.549 1.665 sixty_lsbcount__n00011<br />

(sixty_lsbcount__n0001)<br />

LUT3:i2->o 4 0.549 1.440 sixty_msbce1 (sixty_msbce)<br />

FDCPE:ce 0.886 sixty_msbcount_qoutsig_2<br />

----------------------------------------<br />

Total 8.082ns(3.069ns logic,5.013ns route)<br />

(38.0% logic, 62.0% route)<br />

------------------------------------------------------------------<br />

Timing constraint: Default OFFSET IN BEFORE for Clock 'clk'<br />

Offset: 4.081ns (Levels of Logic = 1)<br />

Source: xcounter<br />

Destination: sixty_msbcount_qoutsig_2<br />

Destination Clock: clk rising<br />

Data Path: xcounter to sixty_msbcount_qoutsig_2<br />

Gate Net<br />

Cell:in->out fanout Delay Delay Logical Name (Net Name)<br />

------------------------------------- -----------tenths:q_thresh0<br />

2 0.000 1.206 xcounter (xtermcnt)<br />

LUT3:i0->o 4 0.549 1.440 sixty_msbce1 (sixty_msbce)<br />

FDCPE:ce 0.886 sixty_msbcount_qoutsig_2<br />

-------------------------------------<br />

Total 4.081ns(1.435ns logic,2.646ns route)<br />

(35.2% logic, 64.8% route)<br />

------------------------------------------------------------------<br />

XST <strong>User</strong> <strong>Guide</strong> 9-11

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!