05.07.2013 Views

Xilinx Synthesis Technology User Guide

Xilinx Synthesis Technology User Guide

Xilinx Synthesis Technology User Guide

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

XST <strong>User</strong> <strong>Guide</strong><br />

Table 5-5 Third Party Constraints<br />

Name Vendor XST Equivalent<br />

syn_maxfan Synplicity max_fanout VHDL/<br />

Verilog<br />

syn_netlist_hierarchy Synplicity keep_hierarchy VHDL/<br />

Verilog<br />

syn_noarrayports Synplicity NA NA<br />

syn_noclockbuf Synplicity clock_buffer VHDL/<br />

Verilog<br />

syn_noprune Synplicity NA NA<br />

syn_pipeline Synplicity Register Balancing VHDL/<br />

Verilog<br />

syn_probe Synplicity NA NA<br />

syn_ramstyle Synplicity NA NA<br />

syn_reference_clock Synplicity NA NA<br />

syn_romstyle Synplicity NA NA<br />

syn_sharing Synplicity resource_sharing VHDL/<br />

Verilog<br />

syn_state_machine Synplicity fsm_extract VHDL/<br />

Verilog<br />

syn_tco Synplicity NA NA<br />

syn_tpd Synplicity NA NA<br />

syn_tristate Synplicity NA NA<br />

syn_tristatetomux Synplicity NA NA<br />

syn_tsu Synplicity NA NA<br />

syn_useenables Synplicity NA NA<br />

syn_useioff Synplicity iob VHDL/<br />

Verilog<br />

translate_off/translate_on Synplicity/<br />

Synopsys<br />

translate_off/<br />

translate_on<br />

xc_alias Synplicity NA NA<br />

Available<br />

For<br />

VHDL/<br />

Verilog<br />

5-52 <strong>Xilinx</strong> Development System

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!