05.07.2013 Views

Xilinx Synthesis Technology User Guide

Xilinx Synthesis Technology User Guide

Xilinx Synthesis Technology User Guide

SHOW MORE
SHOW LESS

You also want an ePaper? Increase the reach of your titles

YUMPU automatically turns print PDFs into web optimized ePapers that Google loves.

Table 2-1 VHDL and Verilog Examples and Templates<br />

HDL Coding Techniques<br />

Macro Blocks Chapter Examples Language Templates<br />

Registers Flip-flop with Positive-Edge<br />

Clock<br />

Flip-flop with Negative-<br />

Edge Clock and Asynchronous<br />

Clear<br />

Flip-flop with Positive-Edge<br />

Clock and Synchronous Set<br />

Flip-flop with Positive-Edge<br />

Clock and Clock Enable<br />

Latch with Positive Gate<br />

Latch with Positive Gate and<br />

Asynchronous Clear<br />

Latch with Positive Gate and<br />

Asynchronous Clear<br />

4-bit Latch with Inverted<br />

Gate and Asynchronous<br />

Preset<br />

4-bit Register with Positive-<br />

Edge Clock, Asynchronous<br />

Set and Clock Enable<br />

Tristates Description Using Combinatorial<br />

Process and Always<br />

Block<br />

Description Using Concurrent<br />

Assignment<br />

D Flip-Flop<br />

D Flip-flop with Asynchronous<br />

Reset<br />

D Flip-Flop with Synchronous<br />

Reset<br />

D Flip-Flop with Clock Enable<br />

D Latch<br />

D Latch with Reset<br />

Process Method (VHDL)<br />

Always Method (Verilog)<br />

Standalone Method (VHDL and<br />

Verilog)<br />

XST <strong>User</strong> <strong>Guide</strong> 2-7

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!