05.07.2013 Views

Xilinx Synthesis Technology User Guide

Xilinx Synthesis Technology User Guide

Xilinx Synthesis Technology User Guide

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

XST <strong>User</strong> <strong>Guide</strong><br />

This chapter describes the following:<br />

• Constraints that can be applied to tune this synthesis and<br />

optimization process.<br />

• Macro generation.<br />

• Information in the log file.<br />

• Timing model used during the synthesis and optimization<br />

process.<br />

• Constraints available for timing-driven synthesis.<br />

• Information on the generated NGC file.<br />

• Information on support for primitives.<br />

Virtex Specific <strong>Synthesis</strong> Options<br />

XST supports a set of options that allows the tuning of the synthesis<br />

process according to the user constraints. This section lists the options<br />

that relate to the FPGA-specific optimization of the synthesis process.<br />

For details about each option, see the “FPGA Constraints (nontiming)”<br />

section of the “Design Constraints” chapter.<br />

Following is a list of FPGA options.<br />

• BUFGCE<br />

• Clock Buffer Type<br />

• Decoder Extraction<br />

• Global Optimization Goal<br />

• Incremental <strong>Synthesis</strong><br />

• Keep Hierarchy<br />

• Logical Shifter Extraction<br />

• Max Fanout<br />

• Move First Stage<br />

• Move Last Stage<br />

• Multiplier Style<br />

• Mux Style<br />

3-2 <strong>Xilinx</strong> Development System

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!