09.06.2013 Views

Enhanced Polymer Passivation Layer for Wafer Level Chip Scale ...

Enhanced Polymer Passivation Layer for Wafer Level Chip Scale ...

Enhanced Polymer Passivation Layer for Wafer Level Chip Scale ...

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

(a) (b)<br />

Figure 3.5 Delaminated surface coatings (a) and good surface coatings (b)<br />

3.4 SolderBracing Die Fabrication Process<br />

Two wafer level processing methods were introduced and developed to <strong>for</strong>m SolderBrace<br />

in this research: Coating-type solder bracing and Maskless printing over solder balled wafer.<br />

3.4.1 Coating Method<br />

The coating method included the process steps of spin coating, pre-bake, UV exposure,<br />

and development followed by solder ball placement and reflow as outlined in Figure 3.6. With<br />

the exception of solder reflow, all of the steps are “low temperature” wafer level steps, where the<br />

maximum processing temperature is 100 o C. According to the various SolderBrace material<br />

developed at Lord Corporation, a large number of photolithography experiments were<br />

investigated and optimized to identify the most stable fabrication parameters. Detail steps to build<br />

SolderBrace dies (based on Die A or Die B) are described below. Si and Si dioxide wafers were<br />

48

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!