09.06.2013 Views

Enhanced Polymer Passivation Layer for Wafer Level Chip Scale ...

Enhanced Polymer Passivation Layer for Wafer Level Chip Scale ...

Enhanced Polymer Passivation Layer for Wafer Level Chip Scale ...

SHOW MORE
SHOW LESS

Create successful ePaper yourself

Turn your PDF publications into a flip-book with our unique Google optimized e-Paper software.

Figure 5.5 Schemiatic representation of the standard (a) and solderbrace-coated (b)WLCSP<br />

assembly (not to scale)<br />

A diagonal slice symmetry model was used <strong>for</strong> finite element modeling in this study<br />

to reduce the computation time and capture the critical solder ball. This technique is usually used<br />

<strong>for</strong> packages having octant symmetry. The slice passed through the package, capturing the full<br />

set of solder joints and all major components as shown in Figure 5.6.<br />

108

Hooray! Your file is uploaded and ready to be published.

Saved successfully!

Ooh no, something went wrong!